## **ELEC 3004 DIGITAL SYSTEMS**

2

**Credit Points** 10

Legacy Code 300019

**Coordinator** Qi Cheng (https://directory.westernsydney.edu.au/search/name/Qi Cheng/)

Description This unit covers modern logic design techniques and the process of creating logic circuits and systems from design specifications to implementation. Topics include logic design techniques for combinational and sequential logic circuits; hardware description language (HDL); logic circuit implementation using an HDL; state-of-the-art logic circuit design tools; and programmable logic devices.

School Eng, Design & Built Env

**Discipline** Communications Technologies

Student Contribution Band HECS Band 2 10cp

Check your HECS Band contribution amount via the Fees (https://www.westernsydney.edu.au/currentstudents/current\_students/fees/) page.

Level Undergraduate Level 3 subject

Pre-requisite(s) ELEC 1001

### **Learning Outcomes**

On successful completion of this subject, students should be able to:

- Describe functions of encoders/decoders, adders/subtractors, multiplexers/demultiplexers and their design procedures; and design them using VHDL (combinational logic)
- Describe functions of flip-flops, registers, counters, finite-state machines and their design procedures; and design them using VHDL (sequential logic)
- 3. Build ALUs using VHDL
- Describe VHDL memory functions and use them to design RAM units
- Describe VHDL bus and I/O functions and use them to design bidirectional bus and tri-state buses
- 6. Implement logic circuits on FPGA boards

### **Subject Content**

Logic function optimization

State diagram, state table

Logic circuit design

Hardware description languages (VHDL)

Statements, structures, data, variable, signal, type

Logic circuit modelling using VHDL

**RAM** implementation

Bus implementation

ALU implementation

Field programmable gate array devices

Implementation of logic circuits on FPGA

#### **Assessment**

The following table summarises the standard assessment tasks for this subject. Please note this is a guide only. Assessment tasks are regularly updated, where there is a difference your Learning Guide takes precedence.

| Item                            | Length                                                                                             | Percent | Threshold | Individual/<br>Group Task |
|---------------------------------|----------------------------------------------------------------------------------------------------|---------|-----------|---------------------------|
| Numerical<br>Problem<br>Solving | Approximately<br>10 questions<br>each,<br>individual<br>theoretical<br>and<br>programming<br>tasks | y15     | N         | Individual                |
| Practical                       | 3 hours per<br>session/<br>Approximately<br>5-10 pages                                             | 20      | N         | Individual                |
| Final Exam                      | 2 hours                                                                                            | 65      | N         | Individual                |

**Teaching Periods** 

# Sydney City Campus - Term 1 Sydney City

Day

Subject Contact Peter Lendrum (https://

directory.westernsydney.edu.au/search/name/Peter Lendrum/)

View timetable (https://classregistration.westernsydney.edu.au/even/timetable/?subject\_code=ELEC3004\_22-SC1\_SC\_D#subjects)

### **Spring**

#### Penrith (Kingswood)

Dav

**Subject Contact** Qi Cheng (https://directory.westernsydney.edu.au/search/name/Qi Cheng/)

View timetable (https://classregistration.westernsydney.edu.au/even/timetable/?subject\_code=ELEC3004\_22-SPR\_KW\_D#subjects)

# **Sydney City Campus - Term 3 Sydney City**

Day

Subject Contact Peter Lendrum (https://

directory.westernsydney.edu.au/search/name/Peter Lendrum/)

View timetable (https://classregistration.westernsydney.edu.au/even/timetable/?subject\_code=ELEC3004\_22-SC3\_SC\_D#subjects)